8086 Microprocessor Microprocessor Program controlled semiconductor device IC

  • Slides: 95
Download presentation
8086 Microprocessor

8086 Microprocessor

Microprocessor Program controlled semiconductor device (IC) which fetches (from memory), decodes and executes instructions.

Microprocessor Program controlled semiconductor device (IC) which fetches (from memory), decodes and executes instructions. It is used as CPU (Central Processing Unit) in computers. 2

Microprocessor Third Generation During 1978 HMOS technology Faster speed, Higher packing density 16 bit

Microprocessor Third Generation During 1978 HMOS technology Faster speed, Higher packing density 16 bit processors 40/ 48/ 64 pins Easier to program Dynamically relatable programs Processor has multiply/ divide arithmetic hardware More powerful interrupt handling capabilities Flexible I/O port addressing Intel 8086 (16 bit processor) First Generation Between 1971 – 1973 PMOS technology, non compatible with TTL 4 bit processors 16 pins 8 and 16 bit processors 40 pins Due to limitations of pins, signals are multiplexed Fifth Generation Pentium Fourth Generation During 1980 s Low power version of HMOS technology (HCMOS) 32 bit processors Physical memory space 224 bytes = 16 Mb Virtual memory space 240 bytes = 1 Tb Floating point hardware Supports increased number of addressing modes Intel 80386 Second Generation During 1973 NMOS technology Faster speed, Higher density, Compatible with TTL 4 / 8/ 16 bit processors 40 pins Ability to address large memory spaces and I/O ports Greater number of levels of subroutine nesting Better interrupt handling capabilities Intel 8085 (8 bit processor) 3

Microprocessor Functional blocks Various conditions of the results are stored as status bits called

Microprocessor Functional blocks Various conditions of the results are stored as status bits called flags in flag register Computational Unit; performs arithmetic and logic operations ALU Flag Register Timing and control unit Control Bus Generates control signals for internal and external operations of the microprocessor Internal storage of data Register array or internal memory Instruction decoding unit PC/ IP Data Bus Generates the address of the instructions to be fetched from the memory and send through address bus to the memory Address Bus Decodes instructions; sends information to the timing and control unit 4

8086 Microprocessor Overview First 16 - bit processor released by INTEL in the year

8086 Microprocessor Overview First 16 - bit processor released by INTEL in the year 1978 Originally HMOS, now manufactured using HMOS III technique Approximately 29, 000 transistors, 40 pin DIP, 5 V supply Does not have internal clock; external asymmetric clock source with 33% duty cycle 20 -bit address to access memory can address up to 220 = 1 megabytes of memory space. 5

Pins and signals

Pins and signals

8086 Microprocessor Pins and Signals Common signals AD 0 -AD 15 (Bidirectional) Address/Data bus

8086 Microprocessor Pins and Signals Common signals AD 0 -AD 15 (Bidirectional) Address/Data bus Low order address bus; multiplexed with data. these are When AD lines are used to transmit memory address the symbol A is used instead of AD, for example A 0 -A 15. When data are transmitted over AD lines the symbol D is used in place of AD, for example D 0 -D 7, D 8 -D 15 or D 0 -D 15. A 16/S 3, A 17/S 4, A 18/S 5, A 19/S 6 High order address bus. These multiplexed with status signals are 7

8086 Microprocessor Pins and Signals Common signals BHE (Active Low)/S 7 (Output) Bus High

8086 Microprocessor Pins and Signals Common signals BHE (Active Low)/S 7 (Output) Bus High Enable/Status It is used to enable data onto the most significant half of data bus, D 8 -D 15. 8 -bit device connected to upper half of the data bus use BHE (Active Low) signal. It is multiplexed with status signal S 7. MN/ MX MINIMUM / MAXIMUM This pin signal indicates what mode the processor is to operate in. RD (Read) (Active Low) The signal is used for read operation. It is an output signal. It is active when low. 8

8086 Microprocessor Pins and Signals Common signals READY This is the acknowledgement from the

8086 Microprocessor Pins and Signals Common signals READY This is the acknowledgement from the slow device or memory that they have completed the data transfer. The signal made available by the devices is synchronized by the 8284 A clock generator to provide ready input to the 8086. The signal is active high. 9

8086 Microprocessor Pins and Signals Common signals RESET (Input) Causes the processor to immediately

8086 Microprocessor Pins and Signals Common signals RESET (Input) Causes the processor to immediately terminate its present activity. The signal must be active HIGH for at least four clock cycles. CLK The clock input provides the basic timing for processor operation and bus control activity. Its an asymmetric square wave with 33% duty cycle. INTR Interrupt Request This is a triggered input. This is sampled during the last clock cycles of each instruction to determine the availability of the request. If any interrupt request is pending, the processor enters the interrupt acknowledge cycle. This signal is active high and internally 10 synchronized.

11

11

8086 Microprocessor Pins and Signals Min/ Max Pins The 8086 microprocessor can work in

8086 Microprocessor Pins and Signals Min/ Max Pins The 8086 microprocessor can work in two modes of operations : Minimum mode and Maximum mode. In the minimum mode of operation the microprocessor do not associate with any co-processors and can not be used for multiprocessor systems. In the maximum mode the 8086 can work in multi-processor or co-processor configuration. Minimum or maximum mode operations are decided by the pin MN/ MX(Active low). When this pin is high 8086 operates in minimum mode otherwise it operates in Maximum mode. 12

8086 Microprocessor Pins and Signals Minimum mode signals (Data Transmit/ Receive) Output signal from

8086 Microprocessor Pins and Signals Minimum mode signals (Data Transmit/ Receive) Output signal from the processor to control the direction of data flow through the data transceivers (Data Enable) Output signal from the processor used as out put enable for the transceivers ALE (Address Latch Enable) Used to demultiplex the address and data lines using external latches Used to differentiate memory access and I/O access. For memory reference instructions, it is high. For IN and OUT instructions, it is low. Write control signal; asserted low Whenever processor writes data to memory or I/O port (Interrupt Acknowledge) When the interrupt request is accepted by the processor, the output is low on this line. 13

8086 Microprocessor Pins and Signals HOLD Minimum mode signals Input signal to the processor

8086 Microprocessor Pins and Signals HOLD Minimum mode signals Input signal to the processor form the bus masters as a request to grant the control of the bus. Usually used by the DMA controller to get the control of the bus. HLDA (Hold Acknowledge) Acknowledge signal by the processor to the bus master requesting the control of the bus through HOLD. The acknowledge is asserted high, when the processor accepts HOLD. 14

8086 Microprocessor Pins and Signals Maximum mode signals Status signals; used by the 8086

8086 Microprocessor Pins and Signals Maximum mode signals Status signals; used by the 8086 bus controller to generate bus timing and control signals. These are decoded as shown. 15

8086 Microprocessor Pins and Signals Maximum mode signals (Queue Status) The processor provides the

8086 Microprocessor Pins and Signals Maximum mode signals (Queue Status) The processor provides the status of queue in these lines. The queue status can be used by external device to track the internal status of the queue in 8086. The output on QS 0 and QS 1 can be interpreted as shown in the table. 16

8086 Microprocessor Pins and Signals Maximum mode signals 17

8086 Microprocessor Pins and Signals Maximum mode signals 17

Architecture

Architecture

8086 Microprocessor Architecture Execution Unit (EU) Bus Interface Unit (BIU) EU executes instructions that

8086 Microprocessor Architecture Execution Unit (EU) Bus Interface Unit (BIU) EU executes instructions that have already been fetched by the BIU fetches instructions, reads data from memory and I/O ports, writes data to memory and I/ O ports. BIU and EU functions separately. 19

8086 Microprocessor Architecture Bus Interface Unit (BIU) Dedicated Adder to generate 20 bit address

8086 Microprocessor Architecture Bus Interface Unit (BIU) Dedicated Adder to generate 20 bit address Four 16 -bit segment registers Code Segment (CS) Data Segment (DS) Stack Segment (SS) Extra Segment (ES) Segment Registers >> 20

8086 Microprocessor Architecture Bus Interface Unit (BIU) Segment Registers 8086’s 1 -megabyte memory is

8086 Microprocessor Architecture Bus Interface Unit (BIU) Segment Registers 8086’s 1 -megabyte memory is divided into segments of up to 64 K bytes each. The 8086 can directly address four segments (256 K bytes within the 1 M byte of memory) at a particular time. Programs obtain access to code and data in the segments by changing the segment register content to point to the desired segments. 21

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Code Segment Register 16 -bit

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Code Segment Register 16 -bit CS contains the base or start of the current code segment; IP contains the distance or offset from this address to the next instruction byte to be fetched. BIU computes the 20 -bit physical address by logically shifting the contents of CS 4 -bits to the left and then adding the 16 -bit contents of IP. That is, all instructions of a program are relative to the contents of the CS register multiplied by 16 and then offset is added provided by the IP. 22

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Data Segment Register 16 -bit

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Data Segment Register 16 -bit Points to the current data segment; operands for most instructions are fetched from this segment. The 16 -bit contents of the Source Index (SI) or Destination Index (DI) or a 16 -bit displacement are used as offset for computing the 20 -bit physical address. 23

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Stack Segment Register 16 -bit

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Stack Segment Register 16 -bit Points to the current stack. The 20 -bit physical stack address is calculated from the Stack Segment (SS) and the Stack Pointer (SP) for stack instructions such as PUSH and POP. In based addressing mode, the 20 -bit physical stack address is calculated from the Stack segment (SS) and the Base Pointer (BP). 24

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Extra Segment Register 16 -bit

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Extra Segment Register 16 -bit Points to the extra segment in which data (in excess of 64 K pointed to by the DS) is stored. String instructions use the ES and DI to determine the 20 bit physical address for the destination. 25

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Instruction Pointer 16 -bit Always

8086 Microprocessor Segment Registers Architecture Bus Interface Unit (BIU) Instruction Pointer 16 -bit Always points to the next instruction to be executed within the currently executing code segment. So, this register contains the 16 -bit offset address pointing to the next instruction code within the 64 Kb of the code segment area. Its content is automatically incremented as the execution of the next instruction takes place. 26

8086 Microprocessor Architecture Bus Interface Unit (BIU) Instruction queue A group of First-In-First. Out

8086 Microprocessor Architecture Bus Interface Unit (BIU) Instruction queue A group of First-In-First. Out (FIFO) in which up to 6 bytes of instruction code are pre fetched from the memory ahead of time. This is done in order to speed up the execution by overlapping instruction fetch with execution. This mechanism is known as pipelining. 27

8086 Microprocessor Architecture Execution Unit (EU) EU decodes and executes instructions. A decoder in

8086 Microprocessor Architecture Execution Unit (EU) EU decodes and executes instructions. A decoder in the EU control system translates instructions. 16 -bit ALU for performing arithmetic and logic operation Four general purpose registers(AX, BX, CX, DX); Pointer registers (Stack Pointer, Base Pointer); and Index registers (Source Index, Destination Index) each of 16 -bits Some of the 16 bit registers can be used as two 8 bit registers as : AX can be used as BX can be used as CX can be used as DX can be used as AH and AL BH and BL CH and CL DH and DL 28

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Accumulator Register (AX) Consists of two

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Accumulator Register (AX) Consists of two 8 -bit registers AL and AH, which can be combined together and used as a 16 -bit register AX. AL in this case contains the low order byte of the word, and AH contains the high-order byte. The I/O instructions use the AX or AL for inputting / outputting 16 or 8 bit data to or from an I/O port. Multiplication and Division instructions also use the AX or AL. 29

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Base Register (BX) Consists of two

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Base Register (BX) Consists of two 8 -bit registers BL and BH, which can be combined together and used as a 16 -bit register BX. BL in this case contains the low-order byte of the word, and BH contains the high-order byte. This is the only general purpose register whose contents can be used for addressing the 8086 memory. All memory references utilizing this register content for addressing use DS as the default segment register. 30

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Counter Register (CX) Consists of two

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Counter Register (CX) Consists of two 8 -bit registers CL and CH, which can be combined together and used as a 16 -bit register CX. When combined, CL register contains the low order byte of the word, and CH contains the high-order byte. Instructions such as SHIFT, ROTATE and LOOP use the contents of CX as a counter. Example: The instruction LOOP START automatically decrements CX by 1 without affecting flags and will check if [CX] = 0. If it is zero, 8086 executes the next instruction; otherwise the 8086 branches to the label START. 31

8086 Microprocessor Architecture Execution Unit (EU) EU Registers 32

8086 Microprocessor Architecture Execution Unit (EU) EU Registers 32

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Stack Pointer (SP) and Base Pointer

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Stack Pointer (SP) and Base Pointer (BP) SP and BP are used to access data in the stack segment. SP is used as an offset from the current SS during execution of instructions that involve the stack segment in the external memory. SP contents are automatically updated (incremented/ decremented) due to execution of a POP or PUSH instruction. BP contains an offset address in the current SS, which is used by instructions utilizing the based addressing mode. 33

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Source Index (SI) and Destination Index

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Source Index (SI) and Destination Index (DI) Used in indexed addressing. Instructions that process data strings use the SI and DI registers together with DS and ES respectively in order to distinguish between the source and destination addresses. 34

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Source Index (SI) and Destination Index

8086 Microprocessor EU Registers Architecture Execution Unit (EU) Source Index (SI) and Destination Index (DI) Used in indexed addressing. Instructions that process data strings use the SI and DI registers together with DS and ES respectively in order to distinguish between the source and destination addresses. 35

8086 Microprocessor Execution Unit (EU) Architecture Auxiliary Carry Flag Register Carry Flag This is

8086 Microprocessor Execution Unit (EU) Architecture Auxiliary Carry Flag Register Carry Flag This is set, if there is a carry from the lowest nibble, i. e, bit three during addition, or borrow for the lowest nibble, i. e, bit three, during subtraction. This flag is set, when there is a carry out of MSB in case of addition or a borrow in case of subtraction. Sign Flag Zero Flag Parity Flag This flag is set, when the result of any computation is negative This flag is set, if the result of the computation or comparison performed by an instruction is zero This flag is set to 1, if the lower byte of the result contains even number of 1’s ; for odd number of 1’s set to zero. 15 14 13 12 11 10 9 8 7 6 OF DF IF TF SF ZF 5 Over flow Flag This flag is set, if an overflow occurs, i. e, if the result of a signed operation is large enough to accommodate in a destination register. The result is of more than 7 -bits in size in case of 8 -bit signed operation and more than 15 -bits in size in case of 16 -bit sign operations, then the overflow will be set. Direction Flag This is used by string manipulation instructions. If this flag bit is ‘ 0’, the string is processed beginning from the lowest address to the highest address, i. e. , auto incrementing mode. Otherwise, the string is processed from the highest address towards the lowest address, i. e. , auto incrementing mode. 4 AF 3 2 PF 1 0 CF Tarp Flag If this flag is set, the processor enters the single step execution mode by generating internal interrupts after the execution of each instruction Interrupt Flag Causes the 8086 to recognize external mask interrupts; clearing IF disables these interrupts. 36

ADDRESSING MODES & Instruction set

ADDRESSING MODES & Instruction set

8086 Microprocessor Introduction Program A set of instructions written to solve a problem. Instruction

8086 Microprocessor Introduction Program A set of instructions written to solve a problem. Instruction Directions which a microprocessor follows to execute a task or part of a task. Computer language High Level Machine Language Binary bits Low Level Assembly Language ¾ English Alphabets ¾ ‘Mnemonics’ ¾ Assembler Mnemonics Machine 38 Language

ADDRESSING MODES

ADDRESSING MODES

8086 Microprocessor Addressing Modes Every instruction of a program has to operate on a

8086 Microprocessor Addressing Modes Every instruction of a program has to operate on a data. The different ways in which a source operand is denoted in an instruction are known as addressing modes. 1. Register Addressing 2. Immediate Addressing Group I : Addressing modes for register and immediate data 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing 6. Indexed Addressing Group II : Addressing modes for memory data 7. Based Index Addressing 2. String Addressing 3. Direct I/O port Addressing 10. Indirect I/O port Addressing Group III : Addressing modes for I/O ports 11. Relative Addressing Group IV : Relative Addressing mode 12. Implied Addressing 41 Group V : Implied Addressing mode

8086 Microprocessor Addressing Modes 1. Register Addressing Group I : Addressing modes for register

8086 Microprocessor Addressing Modes 1. Register Addressing Group I : Addressing modes for register and immediate data 2. Immediate Addressing The instruction will specify the name of the register which holds the data to be operated by the instruction. 3. Direct Addressing Example: 4. Register Indirect Addressing 5. Based Addressing MOV CL, DH 6. Indexed Addressing The content of 8 -bit register DH is moved to another 8 -bit register CL 7. Based Index Addressing (CL) (DH) 2. String Addressing 3. Direct I/O port Addressing 10. Indirect I/O port Addressing 11. Relative Addressing 12. Implied Addressing 42

8086 Microprocessor Addressing Modes Group I : Addressing modes for register and immediate data

8086 Microprocessor Addressing Modes Group I : Addressing modes for register and immediate data 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing In immediate addressing mode, an 8 -bit or 16 -bit data is specified as part of the instruction Example: MOV DL, 08 H 6. Indexed Addressing The 8 -bit data (08 H) given in the instruction is moved to DL 7. Based Index Addressing (DL) 08 H 2. String Addressing 3. Direct I/O port Addressing 10. Indirect I/O port Addressing 11. Relative Addressing MOV AX, 0 A 9 FH The 16 -bit data (0 A 9 FH) given in the instruction is moved to AX register (AX) 0 A 9 FH 12. Implied Addressing 43

8086 Microprocessor Addressing Modes : Memory Access 20 Address lines 8086 can address up

8086 Microprocessor Addressing Modes : Memory Access 20 Address lines 8086 can address up to 220 = 1 M bytes of memory However, the largest register is only 16 bits Physical Address will have to be calculated Physical Address : Actual address of a byte in memory. i. e. the value which goes out onto the address bus. Memory Address represented in the form – Seg : Offset (Eg - 89 AB: F 012) Each time the processor wants to access memory, it takes the contents of a segment register, shifts it one hexadecimal place to the left (same as multiplying by 1610), then add the required offset to form the 20 - bit address 16 bytes of contiguous memory 89 AB : F 012 89 AB 0 (Paragraph to byte 89 AB x 10 = 89 AB 0) F 012 0 F 012 (Offset is already in byte unit) + ------98 AC 2 (The absolute address) 45

8086 Microprocessor Addressing Modes Group II : Addressing modes for memory data 1. Register

8086 Microprocessor Addressing Modes Group II : Addressing modes for memory data 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing 6. Indexed Addressing 7. Based Index Addressing 2. String Addressing 3. Direct I/O port Addressing 10. Indirect I/O port Addressing 11. Relative Addressing 12. Implied Addressing Here, the effective address of the memory location at which the data operand is stored is given in the instruction. The effective address is just a 16 -bit number written directly in the instruction. Example: MOV BX, [1354 H] BL, [0400 H] The square brackets around the 1354 H denotes the contents of the memory location. When executed, this instruction will copy the contents of the memory location into BX register. This addressing mode is called direct because the displacement of the operand from the segment base is specified directly in the instruction. 47

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4.

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing 6. Indexed Addressing 7. Based Index Addressing 2. String Addressing 3. Direct I/O port Addressing 10. Indirect I/O port Addressing 11. Relative Addressing 12. Implied Addressing Group II : Addressing modes for memory data In Register indirect addressing, name of the register which holds the effective address (EA) will be specified in the instruction. Registers used to hold EA are any of the following registers: BX, BP, DI and SI. Content of the DS register is used for base address calculation. Example: Note : Register/ memory enclosed in brackets refer to content of register/ memory MOV CX, [BX] Operations: EA = (BX) BA = (DS) x 1610 MA = BA + EA (CX) (MA) or, (CL) (MA) (CH) (MA +1) 48

8086 Microprocessor 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect

8086 Microprocessor 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing 6. Indexed Addressing 7. Based Index Addressing 2. String Addressing 3. Direct I/O port Addressing 10. Indirect I/O port Addressing 11. Relative Addressing 12. Implied Addressing Group II : Addressing modes for memory data Addressing Modes In Based Addressing, BX or BP is used to hold the base value for effective address and a signed 8 -bit or unsigned 16 -bit displacement will be specified in the instruction. In case of 8 -bit displacement, it is sign extended to 16 -bit before adding to the base value. When BX holds the base value of EA, 20 -bit physical address is calculated from BX and DS. When BP holds the base value of EA, BP and SS is used. Example: MOV AX, [BX + 08 H] Operations: 0008 H (Sign extended) EA = (BX) + 0008 H BA = (DS) x 1610 MA = BA + EA (AX) (MA) or, (AL) (MA) (AH) (MA + 1) 49

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4.

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing 6. Indexed Addressing 7. Based Index Addressing 2. String Addressing 3. Direct I/O port Addressing 10. Indirect I/O port Addressing 11. Relative Addressing 12. Implied Addressing Group II : Addressing modes for memory data SI or DI register is used to hold an index value for memory data and a signed 8 -bit or unsigned 16 bit displacement will be specified in the instruction. Displacement is added to the index value in SI or DI register to obtain the EA. In case of 8 -bit displacement, it is sign extended to 16 -bit before adding to the base value. Example: MOV CX, [SI + 0 A 2 H] Operations: FFA 2 H (Sign extended) EA = (SI) + FFA 2 H BA = (DS) x 1610 MA = BA + EA (CX) (MA) or, (CL) (MA) (CH) (MA + 1) 50

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4.

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing 6. Indexed Addressing 7. Based Index Addressing Group II : Addressing modes for memory data In Based Index Addressing, the effective address is computed from the sum of a base register (BX or BP), an index register (SI or DI) and a displacement. Example: MOV DX, [BX + SI + 0 AH] Operations: 000 AH (Sign extended) 3. Direct I/O port Addressing EA = (BX) + (SI) + 000 AH BA = (DS) x 1610 MA = BA + EA 10. Indirect I/O port Addressing (DX) (MA) or, 11. Relative Addressing (DL) (MA) (DH) (MA + 1) 2. String Addressing 12. Implied Addressing 51

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4.

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing 6. Indexed Addressing 7. Based Index Addressing 2. String Addressing 3. Direct I/O port Addressing 10. Indirect I/O port Addressing 11. Relative Addressing 12. Implied Addressing Note : Effective address of the Extra segment register Group II : Addressing modes for memory data Employed in string operations to operate on string data. The effective address (EA) of source data is stored in SI register and the EA of destination is stored in DI register. Segment register for calculating base address of source data is DS and that of the destination data is ES Example: MOVS BYTE Operations: Calculation of source memory location: EA = (SI) BA = (DS) x 1610 MA = BA + EA Calculation of destination memory location: EAE = (DI) BAE = (ES) x 1610 MAE = BAE + EAE (MAE) (MA) If DF = 1, then (SI) – 1 and (DI) = (DI) - 1 If DF = 0, then (SI) +1 and (DI) = (DI)52+ 1

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing Group III : Addressing

8086 Microprocessor Addressing Modes 1. Register Addressing 2. Immediate Addressing Group III : Addressing modes for I/O ports These addressing modes are used to access data from standard I/O mapped devices or ports. 3. Direct Addressing In direct port addressing mode, an 8 -bit port address is directly specified in the instruction. 4. Register Indirect Addressing Example: IN AL, [09 H] 5. Based Addressing Operations: 6. Indexed Addressing Content of port with address 09 H is moved to AL register 7. Based Index Addressing 2. String Addressing PORTaddr = 09 H (AL) (PORT) 10. Indirect I/O port Addressing In indirect port addressing mode, the instruction will specify the name of the register which holds the port address. In 8086, the 16 -bit port address is stored in the DX register. 11. Relative Addressing Example: OUT [DX], AX 12. Implied Addressing Operations: 3. Direct I/O port Addressing PORTaddr = (DX) (PORT) (AX) Content of AX is moved to port whose address is specified by DX register. 53

8086 Microprocessor Group IV : Relative Addressing mode Addressing Modes 1. Register Addressing 2.

8086 Microprocessor Group IV : Relative Addressing mode Addressing Modes 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing 6. Indexed Addressing 7. Based Index Addressing In this addressing mode, the effective address of a program instruction is specified relative to Instruction Pointer (IP) by an 8 -bit signed displacement. Example: JZ 0 AH Operations: 2. String Addressing 000 AH 3. Direct I/O port Addressing If ZF = 1, then 10. Indirect I/O port Addressing EA = (IP) + 000 AH BA = (CS) x 1610 MA = BA + EA 11. Relative Addressing 12. Implied Addressing (sign extend) If ZF = 1, then the program control jumps to new address calculated above. If ZF = 0, then next instruction of the program is executed. 54

8086 Microprocessor Addressing Modes Group IV : Implied Addressing mode 1. Register Addressing 2.

8086 Microprocessor Addressing Modes Group IV : Implied Addressing mode 1. Register Addressing 2. Immediate Addressing 3. Direct Addressing 4. Register Indirect Addressing 5. Based Addressing 6. Indexed Addressing 7. Based Index Addressing 2. String Addressing 3. Direct I/O port Addressing Instructions using this mode have no operands. The instruction itself will specify the data to be operated by the instruction. Example: CLC This clears the carry flag to zero. 10. Indirect I/O port Addressing 11. Relative Addressing 12. Implied Addressing 55

8086 Microprocessor Architecture 8086 registers categorized into 4 groups 15 Sl. No. Type 1

8086 Microprocessor Architecture 8086 registers categorized into 4 groups 15 Sl. No. Type 1 General purpose register 14 13 12 11 10 9 8 7 6 OF DF IF TF SF ZF Register width 5 4 3 AF 2 1 PF CF Name of register 16 bit AX, BX, CX, DX 8 bit AL, AH, BL, BH, CL, CH, DL, DH 2 Pointer register 16 bit SP, BP 3 Index register 16 bit SI, DI 4 Instruction Pointer 16 bit IP 5 Segment register 16 bit CS, DS, SS, ES 6 Flag (PSW) 16 bit Flag register 0 56

8086 Microprocessor Register Architecture Name of the Registers and Special Functions Special Function AX

8086 Microprocessor Register Architecture Name of the Registers and Special Functions Special Function AX 16 -bit Accumulator Stores the 16 -bit results of arithmetic and logic operations AL 8 -bit Accumulator Stores the 8 -bit results of arithmetic and logic operations BX Base register Used to hold base value in base addressing mode to access memory data CX Count Register Used to hold the count value in SHIFT, ROTATE and LOOP instructions DX Data Register Used to hold data for multiplication and division operations SP Stack Pointer Used to hold the offset address of top stack memory BP Base Pointer Used to hold the base value in base addressing using SS register to access data from stack memory SI Source Index Used to hold index value of source operand (data) for string instructions DI Data Index Used to hold the index value of destination operand (data) for string operations 57

INSTRUCTION SET

INSTRUCTION SET

8086 Microprocessor Instruction Set 8086 supports 6 types of instructions. 1. Data Transfer Instructions

8086 Microprocessor Instruction Set 8086 supports 6 types of instructions. 1. Data Transfer Instructions 2. Arithmetic Instructions 3. Logical Instructions 4. String manipulation Instructions 5. Process Control Instructions 6. Control Transfer Instructions 59

8086 Microprocessor Instruction Set 1. Data Transfer Instructions that are used to transfer data/

8086 Microprocessor Instruction Set 1. Data Transfer Instructions that are used to transfer data/ address in to registers, memory locations and I/O ports. Generally involve two operands: Source operand Destination operand of the same size. Source: Register or a memory location or an immediate data Destination : Register or a memory location. The size should be a either a byte or a word. A 8 -bit data can only be moved to 8 -bit register/ memory and a 16 -bit data can be moved to 16 -bit register/ memory. 60

8086 Microprocessor Instruction Set 1. Data Transfer Instructions Mnemonics: MOV, XCHG, PUSH, POP, IN,

8086 Microprocessor Instruction Set 1. Data Transfer Instructions Mnemonics: MOV, XCHG, PUSH, POP, IN, OUT … MOV reg 2/ mem, reg 1/ mem MOV reg 2, reg 1 MOV mem, reg 1 MOV reg 2, mem (reg 2) (reg 1) (mem) (reg 1) (reg 2) (mem) MOV reg/ mem, data MOV reg, data MOV mem, data (reg) data (mem) data XCHG reg 2/ mem, reg 1 XCHG reg 2, reg 1 XCHG mem, reg 1 (reg 2) (reg 1) (mem) (reg 1) 61

8086 Microprocessor Instruction Set 1. Data Transfer Instructions Mnemonics: MOV, XCHG, PUSH, POP, IN,

8086 Microprocessor Instruction Set 1. Data Transfer Instructions Mnemonics: MOV, XCHG, PUSH, POP, IN, OUT … PUSH reg 16/ mem PUSH reg 16 (SP) – 2 MA S = (SS) x 1610 + SP (MA S ; MA S + 1) (reg 16) PUSH mem (SP) – 2 MA S = (SS) x 1610 + SP (MA S ; MA S + 1) (mem) POP reg 16/ mem POP reg 16 MA S = (SS) x 1610 + SP (reg 16) (MA S ; MA S + 1) (SP) + 2 POP mem MA S = (SS) x 1610 + SP (mem) (MA S ; MA S + 1) (SP) + 2 62

8086 Microprocessor Instruction Set 1. Data Transfer Instructions Mnemonics: MOV, XCHG, PUSH, POP, IN,

8086 Microprocessor Instruction Set 1. Data Transfer Instructions Mnemonics: MOV, XCHG, PUSH, POP, IN, OUT … OUT [DX], A IN A, [DX] IN AL, [DX] PORTaddr = (DX) (AL) (PORT) OUT [DX], AL PORTaddr = (DX) (PORT) (AL) IN AX, [DX] PORTaddr = (DX) (AX) (PORT) OUT [DX], AX PORTaddr = (DX) (PORT) (AX) IN A, addr 8 OUT addr 8, A IN AL, addr 8 (AL) (addr 8) OUT addr 8, AL (addr 8) (AL) IN AX, addr 8 (AX) (addr 8) OUT addr 8, AX (addr 8) (AX) 63

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… ADD reg 2/ mem, reg 1/mem ADC reg 2, reg 1 ADC reg 2, mem ADC mem, reg 1 (reg 2) (reg 1) + (reg 2) + (mem)+(reg 1) ADD reg/mem, data ADD reg, data ADD mem, data (reg)+ data (mem)+data ADD A, data ADD AL, data 8 ADD AX, data 16 (AL) + data 8 (AX) +data 16 64

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… ADC reg 2/ mem, reg 1/mem ADC reg 2, reg 1 ADC reg 2, mem ADC mem, reg 1 (reg 2) (reg 1) + (reg 2)+CF (reg 2) + (mem)+CF (mem)+(reg 1)+CF ADC reg/mem, data ADC reg, data ADC mem, data (reg)+ data+CF (mem)+data+CF ADDC A, data ADD AL, data 8 ADD AX, data 16 (AL) + data 8+CF (AX) +data 16+CF 65

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… SUB reg 2/ mem, reg 1/mem SUB reg 2, reg 1 SUB reg 2, mem SUB mem, reg 1 (reg 2) (reg 1) - (reg 2) - (mem) - (reg 1) SUB reg/mem, data SUB reg, data SUB mem, data (reg) - data (mem) - data SUB A, data SUB AL, data 8 SUB AX, data 16 (AL) - data 8 (AX) - data 16 66

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… SBB reg 2/ mem, reg 1/mem SBB reg 2, reg 1 SBB reg 2, mem SBB mem, reg 1 (reg 2) (reg 1) - (reg 2) - CF (reg 2) - (mem)- CF (mem) - (reg 1) –CF SBB reg/mem, data SBB reg, data SBB mem, data (reg) – data - CF (mem) - data - CF SBB A, data SBB AL, data 8 SBB AX, data 16 (AL) - data 8 - CF (AX) - data 16 - CF 67

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… INC reg/ mem INC reg 8 (reg 8) + 1 INC reg 16 (reg 16) + 1 INC mem (mem) + 1 DEC reg/ mem DEC reg 8 (reg 8) - 1 DEC reg 16 (reg 16) - 1 DEC mem (mem) - 1 68

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… MUL reg/ mem MUL reg For byte : (AX) (AL) x (reg 8) For word : (DX)(AX) x (reg 16) MUL mem For byte : (AX) (AL) x (mem 8) For word : (DX)(AX) x (mem 16) IMUL reg/ mem IMUL reg For byte : (AX) (AL) x (reg 8) For word : (DX)(AX) x (reg 16) IMUL mem For byte : (AX) x (mem 8) For word : (DX)(AX) x (mem 16) 69

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… DIV reg/ mem DIV reg For 16 -bit : - 8 -bit : (AL) (AX) : - (reg 8) Quotient (AH) (AX) MOD(reg 8) Remainder For 32 -bit : - 16 -bit : (AX) (DX)(AX) : - (reg 16) Quotient (DX)(AX) MOD(reg 16) Remainder DIV mem For 16 -bit : - 8 -bit : (AL) (AX) : - (mem 8) Quotient (AH) (AX) MOD(mem 8) Remainder For 32 -bit : - 16 -bit : (AX) (DX)(AX) : - (mem 16) Quotient (DX)(AX) MOD(mem 16) Remainder 70

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… IDIV reg/ mem IDIV reg For 16 -bit : - 8 -bit : (AL) (AX) : - (reg 8) Quotient (AH) (AX) MOD(reg 8) Remainder For 32 -bit : - 16 -bit : (AX) (DX)(AX) : - (reg 16) Quotient (DX)(AX) MOD(reg 16) Remainder IDIV mem For 16 -bit : - 8 -bit : (AL) (AX) : - (mem 8) Quotient (AH) (AX) MOD(mem 8) Remainder For 32 -bit : - 16 -bit : (AX) (DX)(AX) : - (mem 16) Quotient (DX)(AX) MOD(mem 16) Remainder 71

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… CMP reg 2/mem, reg 1/ mem CMP reg 2, reg 1 Modify flags (reg 2) – (reg 1) If (reg 2) > (reg 1) then CF=0, ZF=0, SF=0 If (reg 2) < (reg 1) then CF=1, ZF=0, SF=1 If (reg 2) = (reg 1) then CF=0, ZF=1, SF=0 CMP reg 2, mem Modify flags (reg 2) – (mem) If (reg 2) > (mem) then CF=0, ZF=0, SF=0 If (reg 2) < (mem) then CF=1, ZF=0, SF=1 If (reg 2) = (mem) then CF=0, ZF=1, SF=0 CMP mem, reg 1 Modify flags (mem) – (reg 1) If (mem) > (reg 1) then CF=0, ZF=0, SF=0 If (mem) < (reg 1) then CF=1, ZF=0, SF=1 If (mem) = (reg 1) then CF=0, ZF=1, SF=0 72

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… CMP reg/mem, data CMP reg, data Modify flags (reg) – (data) If (reg) > data then CF=0, ZF=0, SF=0 If (reg) < data then CF=1, ZF=0, SF=1 If (reg) = data then CF=0, ZF=1, SF=0 CMP mem, data Modify flags (mem) – (mem) If (mem) > data then CF=0, ZF=0, SF=0 If (mem) < data then CF=1, ZF=0, SF=1 If (mem) = data then CF=0, ZF=1, SF=0 73

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC,

8086 Microprocessor Instruction Set 2. Arithmetic Instructions Mnemonics: ADD, ADC, SUB, SBB, INC, DEC, MUL, DIV, CMP… CMP A, data CMP AL, data 8 Modify flags (AL) – data 8 If (AL) > data 8 then CF=0, ZF=0, SF=0 If (AL) < data 8 then CF=1, ZF=0, SF=1 If (AL) = data 8 then CF=0, ZF=1, SF=0 CMP AX, data 16 Modify flags (AX) – data 16 If (AX) > data 16 then CF=0, ZF=0, SF=0 If (mem) < data 16 then CF=1, ZF=0, SF=1 If (mem) = data 16 then CF=0, ZF=1, SF=0 74

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL,

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL, RCR, RCL … 75

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL,

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL, RCR, RCL … 76

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL,

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL, RCR, RCL … 77

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL,

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL, RCR, RCL … 78

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL,

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL, RCR, RCL … 79

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL,

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL, RCR, RCL … 80

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL,

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL, RCR, RCL … 81

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL,

8086 Microprocessor Instruction Set 3. Logical Instructions Mnemonics: AND, OR, XOR, TEST, SHR, SHL, RCR, RCL … 82

8086 Microprocessor Instruction Set 5. Processor Control Instructions Mnemonics Explanation STC Set CF 1

8086 Microprocessor Instruction Set 5. Processor Control Instructions Mnemonics Explanation STC Set CF 1 CLC Clear CF 0 CMC Complement carry CF CF/ STD Set direction flag DF 1 CLD Clear direction flag DF 0 STI Set interrupt enable flag IF 1 CLI Clear interrupt enable flag IF 0 NOP No operation HLT Halt after interrupt is set WAIT Wait for TEST pin active ESC opcode mem/ reg Used to pass instruction to a coprocessor which shares the address and data bus with the 8086 LOCK Lock bus during next instruction 83

8086 Microprocessor Instruction Set 6. Control Transfer Instructions Transfer the control to a specific

8086 Microprocessor Instruction Set 6. Control Transfer Instructions Transfer the control to a specific destination or target instruction Do not affect flags q 8086 Unconditional transfers Mnemonics Explanation CALL reg/ mem/ disp 16 Call subroutine RET Return from subroutine JMP reg/ mem/ disp 8/ disp 16 Unconditional jump 84

8086 Microprocessor Instruction Set 6. Control Transfer Instructions q 8086 signed conditional branch instructions

8086 Microprocessor Instruction Set 6. Control Transfer Instructions q 8086 signed conditional branch instructions q 8086 unsigned conditional branch instructions Checks flags If conditions are true, the program control is transferred to the new memory location in the same segment by modifying the content of IP 85

8086 Microprocessor Instruction Set 6. Control Transfer Instructions q 8086 signed conditional branch instructions

8086 Microprocessor Instruction Set 6. Control Transfer Instructions q 8086 signed conditional branch instructions q 8086 unsigned conditional branch instructions Name Alternate name JE disp 8 Jump if equal JZ disp 8 Jump if result is 0 JNE disp 8 Jump if not equal JNZ disp 8 Jump if not zero JG disp 8 Jump if greater JNLE disp 8 Jump if not less or equal JA disp 8 Jump if above JNBE disp 8 Jump if not below or equal JGE disp 8 Jump if greater than or equal JNL disp 8 Jump if not less JAE disp 8 Jump if above or equal JNB disp 8 Jump if not below JL disp 8 Jump if less than JNGE disp 8 Jump if not greater than or equal JB disp 8 Jump if below JNAE disp 8 Jump if not above or equal JLE disp 8 Jump if less than or equal JNG disp 8 Jump if not greater JBE disp 8 Jump if below or equal JNA disp 8 Jump if not above 86

8086 Microprocessor Instruction Set 6. Control Transfer Instructions q 8086 conditional branch instructions affecting

8086 Microprocessor Instruction Set 6. Control Transfer Instructions q 8086 conditional branch instructions affecting individual flags Mnemonics Explanation JC disp 8 Jump if CF = 1 JNC disp 8 Jump if CF = 0 JP disp 8 Jump if PF = 1 JNP disp 8 Jump if PF = 0 JO disp 8 Jump if OF = 1 JNO disp 8 Jump if OF = 0 JS disp 8 Jump if SF = 1 JNS disp 8 Jump if SF = 0 JZ disp 8 Jump if result is zero, i. e, Z = 1 JNZ disp 8 Jump if result is not zero, i. e, Z = 1 87

Assembler directives

Assembler directives

8086 Microprocessor Assemble Directives Instructions to the Assembler regarding the program being executed. Control

8086 Microprocessor Assemble Directives Instructions to the Assembler regarding the program being executed. Control the generation of machine codes and organization of the program; but no machine codes are generated for assembler directives. Also called ‘pseudo instructions’ Used to : › specify the start and end of a program › attach value to variables › allocate storage locations to input/ output data › define start and end of segments, procedures, macros etc. . 89

8086 Microprocessor Assemble Directives DB Define Byte DW Define a byte type (8 -bit)

8086 Microprocessor Assemble Directives DB Define Byte DW Define a byte type (8 -bit) variable SEGMENT ENDS Reserves specific amount of memory locations to each variable ASSUME Range : 00 H – FFH for unsigned value; 00 H – 7 FH for positive value and 80 H – FFH for negative value ORG END EVEN EQU PROC FAR NEAR ENDP SHORT MACRO ENDM General form : variable DB value/ values Example: LIST DB 7 FH, 42 H, 35 H Three consecutive memory locations are reserved for the variable LIST and each data specified in the instruction are stored as initial value in the reserved memory location 90

8086 Microprocessor Assemble Directives DB Define Word DW Define a word type (16 -bit)

8086 Microprocessor Assemble Directives DB Define Word DW Define a word type (16 -bit) variable SEGMENT ENDS Reserves two consecutive memory locations to each variable ASSUME Range : 0000 H – FFFFH for unsigned value; 0000 H – 7 FFFH for positive value and 8000 H – FFFFH for negative value ORG END EVEN EQU PROC FAR NEAR ENDP SHORT MACRO ENDM General form : variable DW value/ values Example: ALIST DW 6512 H, 0 F 251 H, 0 CDE 2 H Six consecutive memory locations are reserved for the variable ALIST and each 16 -bit data specified in the instruction is stored in two consecutive memory location. 91

8086 Microprocessor DB DW SEGMENT ENDS ASSUME ORG END EVEN EQU PROC FAR NEAR

8086 Microprocessor DB DW SEGMENT ENDS ASSUME ORG END EVEN EQU PROC FAR NEAR ENDP Assemble Directives SEGMENT : Used to indicate the beginning of a code/ data/ stack segment ENDS : Used to indicate the end of a code/ data/ stack segment General form: Segnam SEGMENT … … … Program code or Data Defining Statements Segnam ENDS SHORT MACRO ENDM User defined name of the segment 92

8086 Microprocessor DB DW SEGMENT ENDS ASSUME ORG END EVEN EQU PROC FAR NEAR

8086 Microprocessor DB DW SEGMENT ENDS ASSUME ORG END EVEN EQU PROC FAR NEAR ENDP SHORT MACRO ENDM Assemble Directives Informs the assembler the name of the program/ data segment that should be used for a specific segment. General form: ASSUME segreg : segnam, . . , segreg : segnam Segment Register User defined name of the segment Example: ASSUME CS: ACODE, DS: ADATA Tells the compiler that the instructions of the program are stored in the segment ACODE and data are stored in the segment ADATA 93

8086 Microprocessor Assemble Directives DB ORG (Origin) is used to assign the starting address

8086 Microprocessor Assemble Directives DB ORG (Origin) is used to assign the starting address (Effective address) for a program/ data segment DW END is used to terminate a program; statements after END will be ignored SEGMENT ENDS ASSUME ORG END EVEN EQU PROC FAR NEAR ENDP SHORT MACRO ENDM EVEN : Informs the assembler to store program/ data segment starting from an even address EQU (Equate) is used to attach a value to a variable Examples: ORG 1000 H Informs the assembler that the statements following ORG 1000 H should be stored in memory starting with effective address 1000 H LOOP EQU 10 FEH Value of variable LOOP is 10 FEH _SDATA SEGMENT ORG 1200 H A DB 4 CH EVEN B DW 1052 H _SDATA ENDS In this data segment, effective address of memory location assigned to A will be 1200 H and that of B will be 1202 H and 1203 H. 94

8086 Microprocessor DB DW SEGMENT ENDS ASSUME ORG END EVEN EQU PROC ENDP FAR

8086 Microprocessor DB DW SEGMENT ENDS ASSUME ORG END EVEN EQU PROC ENDP FAR NEAR SHORT MACRO ENDM Assemble Directives PROC Indicates the beginning of a procedure ENDP End of procedure FAR Intersegment call NEAR Intrasegment call General form procname PROC[NEAR/ FAR] … … … Program statements of the procedure RET Last statement of the procedure procname ENDP User defined name of the procedure 95

8086 Microprocessor DB Assemble Directives Examples: DW SEGMENT ENDS ASSUME ADD 64 PROC NEAR

8086 Microprocessor DB Assemble Directives Examples: DW SEGMENT ENDS ASSUME ADD 64 PROC NEAR … … … ORG END EVEN EQU RET ADD 64 ENDP PROC ENDP FAR NEAR … … … CONVERT PROC FAR The subroutine/ procedure named ADD 64 is declared as NEAR and so the assembler will code the CALL and RET instructions involved in this procedure as near call and return The subroutine/ procedure named CONVERT is declared as FAR and so the assembler will code the CALL and RET instructions involved in this procedure as far call and return RET CONVERT ENDP SHORT MACRO ENDM 96

8086 Microprocessor DB Assemble Directives Reserves one memory location for 8 -bit signed displacement

8086 Microprocessor DB Assemble Directives Reserves one memory location for 8 -bit signed displacement in jump instructions DW SEGMENT ENDS ASSUME ORG END EVEN EQU Example: JMP SHORT AHEAD The directive will reserve one memory location for 8 -bit displacement named AHEAD PROC ENDP FAR NEAR SHORT MACRO ENDM 97

8086 Microprocessor Assemble Directives DB MACRO Indicate the beginning of a macro DW ENDM

8086 Microprocessor Assemble Directives DB MACRO Indicate the beginning of a macro DW ENDM End of a macro SEGMENT ENDS General form: ASSUME ORG END EVEN EQU PROC ENDP FAR NEAR macroname MACRO[Arg 1, Arg 2. . . ] … … … Program statements in the macroname ENDM User defined name of the macro SHORT MACRO ENDM 98